# SUPPLY VOLTAGE AND TEMPERATURE VARIATIONS IN SYNCHRONIZATION CIRCUITS

Salomon Beer, Student Member, IEEE, Ran Ginosar, Senior Member, IEEE

Abstract—Synchronizers play a key role in multi-clock domains systems on chip and their performance is usually measured by the MTBF of the system. Recent synchronizer metastability measurements indicate degradation of MTBF with technology scaling of circuits in 65nm and below. This degradation of parameters becomes critical when the system is operated at extreme supply voltage and temperature conditions. In this work we study the behavior of synchronizers in a broad range of supply voltage and temperature conditions. A new model for the metastability time constant ( $\tau$ ), the metastability window (T<sub>W</sub>) and MTBF is presented. We show a detailed comparison of model, measurements and simulations for different technology nodes and discuss implications for modern synchronization systems. We propose design guidelines that account for supply voltage and temperature variations and determine the correct number of synchronizer stages required for target MTBF.

*Index Terms*— Measurement method, metastability, MTBF, resolution time constant, synchronization, synchronizer, supply voltage dependence, temperature dependence.

# I. INTRODUCTION

MULTIPLE-CLOCK SYSTEM ON CHIP (SOC) designs require synchronization when transferring signals and data among different clock domains and when receiving asynchronous inputs. Such synchronizations are susceptible to metastability effects [1], which may cause malfunction. To mitigate the effects associated with metastability, latches and flip-flops are often used to synchronize the data [2]. However, there is still a certain probability that the circuit will not resolve its metastable state correctly within the allowed time. To enable assessing the risk, and to design reliable synchronizers, models describing the failure mechanisms for latches and flip flops have been developed [1][2][3]. Most models express the risk of not resolving metastability in terms of the mean time between failures (*MTBF*) of the circuit (1),

$$MTBF = \frac{e^{S/\tau}}{T_W \times F_C \times F_D} \tag{1}$$

where  $F_c$  and  $F_D$  are the clock and data transition frequencies, S is a pre-determined time allowed for metastability resolution,  $\tau$  is the resolution time constant, and  $T_W$  is a parameter describing a vulnerable time window which is determined experimentally.  $T_W$  and  $\tau$  are device and technology dependent.

Desirable values of *MTBF* depend on the application and range from several years upwards. Usually the synchronizer

design phase consists of determining the number of stages that would lead to a specified *MTBF* for a given technology, circuit library and operating conditions.

Recent measurements and simulations [4] [5] [6] [8], indicate that supply voltage and temperature variations highly affect metastability parameters, raising the need for full characterization at different operating conditions. For digital systems that are at risk of metastability failures, the risk of metastability failures may be higher in extreme PVT corners. Synchronizer parameters  $\tau$  and  $T_W$  in (1) can be seen as voltage depending on supply and temperature:  $\tau(V_{DD}, T), T_W(V_{DD}, T)$ . As a result, careful simulation of the system design at several points throughout its operating region, combined with verification, is proposed as a dependable approach to the detection of potential metastability failures. However, to discern the contribution of each parameter, we seek a formula that calculates MTBF for arbitrary combinations of  $V_{DD}$ , T, and is based on semi-empirical parameters determined by measurements or simulations.

In this paper we introduce an analytical model that is able to predict  $\tau$ ,  $T_W$  and *MTBF* with high accuracy. We provide a thorough study of the effect of supply voltage and temperature variations, and present an overall analysis, showing measurements, simulations and model.

The paper is organized as follows. In Section II we review previous published work on temperature and supply voltage influence on metastability parameters. A model describing  $\tau$ ,  $T_W$ , and *MTBF* under temperature and supply voltage variations is presented in section III. Section IV shows the model results and comparisons to measurements and simulations. Section V presents different bounds for  $T_W$  and discusses synchronizer design considerations and common errors in calculating the number of synchronizer stages. Section VI summarizes the work.

## II. RELATED WORK

The dependence of metastability parameters on temperature and supply voltage has been studied in the literature by means of simulations and measurements. Table I summarizes relevant work in metastability measurements and simulation results under varying  $V_{DD}$ , T and process technology. The first part of the table considers reported metastability measurements. Those measurements are performed using a wide range of methods, devices (off the shelf components, SoCs, FPGA, etc.), and diverse technology nodes. The *Simulations* section of the table represents simulation only results, without measurements to validate dependence on variations. The *Measurements vs. simulations* section includes publications comparing simulations to measurements for actual circuits. Rows in the table indicate different process technology or circuit.

Most publications provide measurements or simulations for a specific circuit under nominal supply voltage and temperature conditions. In [5] a comparison of simulations and measurements for varying supply voltage and temperature is performed. While the publications listed in Table I shed light on the dependence of metastability parameters on supply voltage and temperature, this paper combines a theoretical analysis with an exhaustive comparison between simulations and measurements over the entire relevant range. To the best our knowledge, such model and analysis has not been proposed yet.

TABLE I SUMMARY OF EXISTING METASTABILITY MEASUREMENTS/SIMULATIONS RESULTS

| CATEGORY                      | EXISTING WORK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Metastability<br>measurements | [11],[12] – First metastability measurements, nominal $V_{dd}$ and T.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|                               | <ul> <li>[13] -Non-constant τ measuremnt, nominal V<sub>dd</sub> and T.</li> <li>[14], [15], [19], [22], [23]- Various circuits measurements, nominal V<sub>dd</sub> and T.</li> <li>[17] - 2µm and 1,2 µm technology nodes measurements for different V<sub>dd</sub> nominal T.</li> <li>[16] - 1.5 µm and 1.0 µm for different V<sub>dd</sub>, T.</li> <li>[3]-0.25 µm CMOS, nominal V<sub>dd</sub> and T.</li> <li>[18], [20] - Programmable logic device (PLD), nominal V<sub>dd</sub> and T.</li> <li>[6], [8],[9],[26]- 90nm CMOS FPGA, different V<sub>dd</sub> nominal T</li> <li>[10] -Different FFs in 65nmCMOS, nominal V<sub>dd</sub> and T.</li> </ul> |  |  |
| Metastability<br>Simulations  | [7] $-0.35 \mu m$ , 0.25 $\mu$ m and 0.18 $\mu m$ technology nodes,<br>nominal V <sub>dd</sub> and T.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|                               | [21] $- 0.18 \mu m$ CMOS, unferent $V_{dd}$ and 1.<br>[24] $- 65 nm$ CMOS for different FF's and $V_{dd}$ , nominal T.<br>[25] $-90 nm^a$ CMOS, different $V_{dd}$ and body bias, nominal T.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| Measurements vs. simulations  | [5] $- 0.18 \ \mu m^{b}$ for different V <sub>dd</sub> , nominal T.<br>[4] $- 0.65 \ \mu m^{b}$ for different V <sub>dd</sub> , nominal T.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |

<sup>a</sup>On-chip measurement method

<sup>b</sup> Process variability study.

# III. MODEL

To quantify the effect of temperature and supply voltage variations on  $\tau$ ,  $T_w$  and MTBF, we seek a semi-empirical formula that is able to provide insights of the physical effects influencing  $\tau$ ,  $T_w$  and MTBF, while also being sufficiently simple in order to alleviate the need for numerous simulations at different  $(T, V_{dd})$  combinations.

We consider a generalized flip-flop circuit, similar to the one shown in Figure 1. The circuit comprises a master and a slave latch. Each latch is characterized by a resolution time constant  $\tau_i$  ( $i \in \{m, s\}$ ). We start our analysis presenting a semi empirical model for  $\tau_i$ , and continue to develop an empirical model for  $T_W$ . We then combine the models for  $\tau$  and  $T_W$  using (1) to derive a semi empirical model for *MTBF*.



Figure 1. Master-slave circuit

### A. $\tau$ Model

Based on the resolution time constant for each latch in a flipflop, the overall effective resolution time constant for the flipflop is given by [28]

$$\tau_{eff} = \left(\frac{\alpha}{\tau_M} + \frac{(1-\alpha)}{\tau_S}\right)^{-1} \tag{2}$$

where  $\alpha$  represents the duty cycle of the clock. Using this formula, a model for the resolution time constant of each latch can be obtained and then joined using (2).

Based on small signal analysis,  $\tau$  can be approximated by [13]:

$$\tau \propto \frac{C_Q}{g_m} \tag{3}$$

where  $C_Q$  includes the gate and diffusion capacitance of the metastable synchronizer nodes  $(Q_i, \overline{Q}_i, i \in (m, s))$  and the coupling capacitance between the gate and the source and drain of the transistors connected to the metastable nodes.  $g_m$  is the transconductance of the transitors in the latch. Figure 2 shows a standard library flip-flop circuit. The master and slave latches are marked by dashed lines. For the master latch  $C_Q$  includes the gate capacitances of inverter INV1, T5, T8 and INV2 and the diffusion capacitances of transistors T6,T7,T2,T3 and INV1. For  $g_m$  of the master, the transistors involved in the transconductance are T5,T6,T7,T8 and INV1.



Figure 2. Library flip-flop circuit.

Near metastability, the transistors operate in the linear region, and hence the transconductance can be approximated by:

$$g_m = g_{mn} + g_{mp} = \tag{4}$$

$$\left(\mu_{n}C_{ox}\frac{W_{n}}{L}\frac{1}{1+\sqrt{a}}+\mu_{p}C_{ox}\frac{W_{p}}{L}\frac{\sqrt{a}}{1+\sqrt{a}}\right)(V_{DD}-|V_{ThP}|-V_{ThN})^{a}$$

where  $a = \frac{\mu_n W_n}{\mu_p W_p}$ ,  $V_{TN}$  and  $V_{TP}$  are the transistor threshold voltage for the *N* and *P* transistors, respectively,  $\mu_n$  and  $\mu_p$  are the electron and hole mobilities and  $\alpha$  is the velocity saturation index, whose typical value is around 1.3 [29].

The mobility dependence on temperature can be approximated by [30][31]:

$$\mu = \mu_0 \left(\frac{T_0}{T}\right)^{\alpha_{\mu}} \tag{5}$$

where T is the temperature,  $T_0$  is the nominal temperature,  $\mu_0$  is the mobility at  $T_0$  and  $\alpha_{\mu}$  is an empirical parameter referred to as the mobility temperature exponent, usually around 1.5. In a similar way, the threshold voltage dependence is given by:

$$V_{Th}(T) = V_{Th0} + \alpha_{VTh}(T - T_0)$$
(6)

where  $V_{Th0}$  is the threshold voltage at  $T_0$ , and  $\alpha_{VTh}$  is the threshold voltage temperature coefficient, a negative coefficient with typical values around -2 mV/K [31]. Note that the *drain-induced-barrier-lowering* (DIBL) effect [32] has been neglected since in metastability the voltage at the drain is around  $V_{DD}/2$ .

Combining (3),(4),(5) and (6) for *N* and *P* type transistors the following proportionality is derived:

$$\propto \frac{T^{\alpha_{\mu}}}{(V_{DD} - (V_{ThN0} + \alpha_{VThN}(T - T_0) - |V_{ThP0} + \alpha_{VThP}(T - T_0)|))^{\alpha}}$$
(7)

Based on (7) we can derive the following semi-empirical formula for  $(T, V_{DD})$  dependence of  $\tau$ :

$$\tau(T, V_{DD}) = \frac{A \cdot T^{\alpha_{\mu}}}{(V_{DD} - (2V_{ThE} + \alpha_{VThE}(T - T_0)))^{\alpha}}$$
(8)

where  $V_{ThE}$  is a parameter representing an effective threshold voltage,  $\alpha_{VThE}$  an effective voltage temperature coefficient and *A* is a multiplicative constant with appropriate units.

# B. $T_W$ Model

In contrast with the model for  $\tau$ , we use an empirical model for  $T_W$  with respect to  $(T, V_{DD})$ . This is because  $T_W$  does not constitute an inherent physical constant of the system. Rather, it is a coefficient arising from *MTBF* modeling [33]. We have chosen a relatively simple model based on trading off accuracy for simplicity, for two reasons. First, since the effect of  $T_W$  on *MTBF* is linear (1), its influence on *MTBF* is significantly smaller compared to the exponential effect of  $\tau$ . Thus, reducing accuracy in the modeling of  $T_W$  will result in a relatively small inaccuracy in *MTBF*. Second, the model employs fitting to  $T_W$  values determined by simulations and measurements; these values are noisy, and a low order fitting model is preferred as it avoids over-fitting, effectively low-pass filtering the noise. We validate those assumptions in the following sections, where we present results, and compare values of MTBF using different  $T_W$  bounds.

Based on measurements and simulations [4], a non-linear model for  $T_W$  is proposed:

$$T_W(T, V_{DD}) = \sum_{i,j=1}^2 a_{i,j} x_i x_j + \sum_{i=1}^2 b_i x_i + c$$

$$x_1 = T$$

$$x_2 = V_{DD}$$
(9)

The coefficients  $a_{i,j}$ ,  $b_i$   $(i, j \in \{1,2\})$  and c are determined by a non-linear least square procedure. The constants  $a_{1,2}$  and  $a_{2,1}$  are both coefficients of square terms of the form  $TV_{DD}$  and are grouped in a single coefficient named  $\tilde{a}_{1,2}$ . Overall for the  $T_W$  model, we are left with 6 parameters:  $a_{1,1}, a_{2,2}, \tilde{a}_{1,2}, b_1, b_2, c$ .

# C. MTBF Model

To express the *MTBF* dependence on *T* and  $V_{DD}$ , we combine (1),(8) and (9) to obtain:

$$MTBF(T, V_{DD}) = \frac{S}{(A \cdot T^{\alpha_{\mu}}(V_{DD} - (2V_{ThE} + \alpha_{VThE}(T - T_0)))^{-\alpha})}{(\sum_{i,j=1}^{2} a_{i,j} x_i x_j + \sum_{i=1}^{2} b_i x_i + c) \times F_C \times F_D}$$
(10)

We define two useful parameters, the temperature coefficient of MTBF (*TCM*) and the supply voltage coefficient of MTBF (*VCM*). *TCM* expresses the relative change of MTBF when the temperature is changed by one degree Kelvin. The *VCM* is the analogous form for supply voltage change of 1V. *TCM* and *VCM* estimations can be obtained from (10):

$$TCM \triangleq \frac{1}{MTBF} \frac{dMTBF}{dT} = -\frac{S}{\tau} \left(\frac{1}{\tau} \frac{d\tau}{dT}\right) - \left(\frac{1}{T_W} \frac{dT_W}{dT}\right)$$
(11)

In a similar way:

$$VCM \triangleq \frac{1}{MTBF} \frac{dMTBF}{dV_{DD}} = -\frac{S}{\tau} \left( \frac{1}{\tau} \frac{d\tau}{dV_{DD}} \right) - \left( \frac{1}{T_W} \frac{dT_W}{dV_{DD}} \right)$$
(12)

The expressions in parentheses in (11) and (12) are the relative change in  $\tau$  multiplied by the factor  $\frac{s}{\tau}$ , and the relative change in  $T_W$  when *T* or  $V_{DD}$  are increased by one degree or by one volt, respectively.

## IV. MODEL EVALUATION

In order to evalute the validity of the proposed model we compare it with measurments and simulations (which were described in [4]). A synopsys of measurements and simulation results are given, followed by comparing them to model results, and by analyzing the sensitivity of the model to TCM and VCM parameters.

## A. Simulations and measurements results

Figure 3 compares  $\tau$  simulations and measurements for a 65nm LP CMOS library master-slave flip-flop (Figure 2) used as a synchronizer. The measurements have been performed in pre-selected typical/typical (*TT*) parts, and represent an average of eight measured chips. Simulations used for comparison were carried out using the method described in [34][35], which sweeps clock and data signals to predict  $\tau$  and  $T_W$  values.



Figure 3.  $\tau$  Measurements and simulation results versus supply voltage for different temperatures.

The difference between  $\tau$  measurements and simulations is less than 3.2% over the entire set of supply voltage and temperature combinations. As described in [4], this difference is consistent with the measurement error in  $\tau$ , estimated at 5%.

Figure 4 shows  $T_W$  measured and simulated results versus temperature for different supply voltages. Simulated values show an oscillatory trend due to simulation dependence upon initial conditions and integration error. Measured values of  $T_W$ are highly affected by absolute errors in the delay measurements [4]. Due to high process variations in deep submicron technologies, the delay for some gates can differ greatly from the mean delay of identical gates in the circuit. Those variations may reach 40% in 65nm [36], and affect  $T_W$ measurements as shown in [4]. In section V we evaluate the error incurred by using different  $T_W$  bounds, and their impact on *MTBF*.



Figure 4.  $\tau$  Measured and simulated results versus temperature for different supply voltages.

#### B. Model results

In this sub-section we compare the model derived in section III to measured and simulated values, and calculate the accuracy of the model for different technologies.

Figure 5 shows a comparison of model (8) (solid surface) and measured values for  $\tau$  (dots). Figure 6 and Figure 7 show voltage and temperature cross sections of Figure 5. The empirical model parameters were obtained by means of a trustregion non-linear least square approximation [37],[38] of the measured values with respect to (8), as shown in Table II. The goodness of fit is given by the coefficient of determination (Rsquare) and the adjusted R-square. Both are needed in order to avoid a scenario of Anscombe's quartet [39], where an R-square value close to unity doesn't guarantee a good fit because of model over fitting. In our case, both R-square and the adjusted R-square values are close to unity, indicating a good fit of the model to measurements. In addition, Figure 6 and Figure 7 show that there are no outliers in the data set. The root mean square error (RMSE) of the fit determines that the average error induced in using the model compared to measurements is under 2% in average. Since measurements were shown to follow simulations within less than 5% error (in sub-section A above), simulations can be used with confidence in order to determine model parameters as well. When the supply voltage is high, the temperature influence on  $\tau$  is reduced (bottom plot of Figure 6), while for lower supply voltage values, a change in temperature may lead to large changes in  $\tau$  (top plot of Figure 6). Supply voltage though, increases  $\tau$  significantly for every temperature in the range -20°C to 100°C, the influence becomes larger when the temperature is low (Figure 7).

In general, at least five sets of readings  $\{(T_i, V_{DD_i}, \tau_i)\}_{i=1,...,5}$  are needed to estimate the five model parameters (  $A, \alpha, \alpha_{VThE}, \alpha_{\mu}, V_{ThE}$ ). Those sets are likely to be obtained by simulations or measurements.



Figure 5.  $\tau$  analytic model vs measurements results



Figure 6. Measurements vs. analytical model, temperature cross sections of Figure 5.



Figure 7. Measurements vs. analytical model, supply voltage, cross sections of Figure 5.

TABLE II Non-linear Least square fit of  $\tau$  Measurements

| PARAMETERS                                                                              | VALUE                                                                    | UNITS                                                               |  |  |
|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------|--|--|
| $A \\ \alpha_{\mu} \\ 2V_{ThE} \\ \alpha_{VThE} \\ T_0 \\ \alpha \\ RMSE \\ R - square$ | 0.00068<br>1.7<br>0.784<br>1.9<br>233<br>2.8<br>2.93<br>0.9996<br>0.0996 | [V] <sup>a</sup><br>[mV/K] <sup>a</sup><br>[K] <sup>a</sup><br>psec |  |  |
| square                                                                                  | 0.9993                                                                   |                                                                     |  |  |
| $^{a}V = volt, K = degree kelvin.$                                                      |                                                                          |                                                                     |  |  |

Figure 8 shows a comparison of  $T_W$  model (9) and simulations. In this case the model represents the trend of  $T_W$ for different  $(T, V_{DD})$  as the simulated (or measured) data is noisy. Modeling  $T_W$  as a higher order polynomial would produce over fitting to noise data and will not generate reliable values. Table III shows the estimated coefficients of the nonlinear least square fit of the simulated  $T_W$  to (9). The R-square indicator is significantly lower than 1 (around 0.85), however this ends up in only a small deviation of the *MTBF* as is demonstrated in the following sub-section. Values of the RMSE demonstrate that the average deviation remains small compared to absolute  $T_W$  values. Temperature cross sections of the  $T_W$ model for different supply voltages are shown in Figure 9.

 $T_W$  increases with temperature approximating a quadratic function. The parabolic nature of  $T_W$  is almost unchanged for different supply voltages, as demonstrated by the near parallel curves in Figure 9.  $T_W$  also shows an increase with supply voltage, although that change is much smaller than the change with temperature.



Figure 8.  $T_W$  model vs. simulated values

|          |                       |                      |                  | TABL           | EIII                   |                      |                 |       |
|----------|-----------------------|----------------------|------------------|----------------|------------------------|----------------------|-----------------|-------|
|          | 1                     | NON-LIN              | EAR LEAST        | SQUARI         | E FIT OF 2             | W SIMU               | LATIONS         |       |
|          |                       | Para                 | METERS           | VAL            | UE                     | Unit                 | ſS              |       |
|          |                       | $a_{2,2}$ 0.0954     |                  | 54             | psec V <sup>-2 a</sup> |                      |                 |       |
|          |                       | ĉ                    | ĭ <sub>1.2</sub> | 0.07           | 62                     | nsec K <sup>-1</sup> | V-1 a           |       |
|          | $a_{1,1}$ $b_1$ $b_2$ |                      | 1.54             | 1              | nsec k                 | -2 a                 |                 |       |
|          |                       |                      | b <sub>1</sub>   | 7.14           | 6                      | psec 1               | K-1             |       |
|          |                       |                      | $b_2$            | 1.33           |                        | psec                 | V <sup>-1</sup> |       |
|          |                       |                      | с                | -11.           | 96                     | pse                  | 2               |       |
|          |                       |                      | MSE              | 3.17           |                        | pse                  | 2               |       |
|          |                       | R —                  | sqaure           | 0.84           | 55                     |                      |                 |       |
|          |                       | Adju.                | sted R -         | 0.84           | 42                     |                      |                 |       |
|          |                       | sq                   | uare             | 1              |                        |                      |                 |       |
|          |                       |                      | $^{a}V = $       | volt, K=       | legree k               | elvın.               |                 |       |
| 3        | 5 0                   | Simulat              | ted, Vdd =       | 0.95V          |                        |                      | _, _,           | · · · |
|          |                       | Simulat              | ted, Vdd =       | 1.05V          |                        |                      | 0               | 6     |
| 3        | 0                     | Simular              |                  | 1.150          |                        |                      |                 | *     |
|          | *                     | Simula               |                  | 1.250          |                        |                      | 0               |       |
| 2        | 5                     | Model, $Vdd = 0.95V$ |                  |                |                        |                      | - u<br>         | * * * |
|          |                       | - Model              | Vdd – 1.0        | 51/            | _ ~                    | ▼ 🖁 *                | * *             |       |
| ပ္စ္တ် 2 | 0                     | - Model              | Vdd = 1.1        | 5V             | ▽ *                    | * 7                  |                 | 7 -   |
| bse      | L                     |                      |                  | →              | *                      | *                    | ∕ ⊠ ⊽           |       |
| .≥ 1     | 5-                    |                      |                  | ▽ ★ ★          | *                      | ₹/6                  |                 | -     |
|          |                       |                      | <u> </u>         | * *            | B                      | ø                    |                 |       |
| 1        | 0-                    |                      | **               |                |                        | 0                    |                 | 4     |
|          |                       |                      |                  | 00             | ŏ                      | Ŭ                    |                 |       |
|          | 5*                    | × ·                  | 0 0 0            |                | 0                      | 0                    |                 | -     |
|          | 0-                    |                      |                  |                |                        |                      |                 | -     |
|          | -20                   | 0                    | 20               | 40             |                        | ,<br>60              | 80              | 100   |
|          | 20                    | U                    | 20<br>Ta         | -+U<br>mnarati | IFA (C)                | 00                   | 00              | 100   |

Figure 9. Simulations vs. analytical model, temperature cross section of Figure 8

Figure 10 shows MTBF model (10) versus simulations. The MTBF corresponds to a clock domain crossing of  $f_d =$ 100Mhz and  $f_c = 500Mhz$ , using a two flip-flop synchronizer. A black plane representing MTBF threshold is also shown, set to 25 years as a representative number. All points with MTBF above the threshold are reliable; points below the threshold are considered unreliable and a circuit operating at that  $(T, V_{DD})$  point is prone to metastability failures. The green surface is the MTBF value calculated using the model while the violet surface is MTBF calculated using simulated values of  $\tau$  and  $T_W$ . The main difference between the surfaces is due to the difference between the  $T_W$  model and simulations (rather than to any differences in  $\tau$ ).

Figure 11(a) shows  $\tau$  temperature sensitivity  $\left(\frac{1}{\tau}\frac{d\tau}{d\tau}\right)$  for different supply voltages. When the supply voltage is higher than the nominal voltage of the technology (1.1V for low power 65nm)  $\tau$  changes moderately. However, for lower  $V_{DD}$  a small temperature change leads to a large percentage change in  $\tau$ . For  $V_{DD} = 0.95V$ ,  $T = 40^{\circ}$ C an increase of one degree K results in a 1.2% decrease in  $\tau$ . In the temperature region we studied (-20°C to 100°C) both  $\mu$  and  $V_T$  decrease with increasing temperature [40], however decreasing  $\mu$  increases  $\tau$  while decreasing  $V_{Th}$  decreases  $\tau$ . When the impact of a change in  $\mu$ on  $\tau$  is larger than the impact of a change in  $V_{Th}$  on  $\tau$ , increasing temperature causes an increase in  $\tau$ . Conversely, when the impact of  $V_{Th}$  dominates over that of  $\mu$ , increasing temperature causes a decrease in  $\tau$ . The dominant factor is determined by the value of the supply voltage. In modern technologies, where  $V_{DD}$  approaches the value of 2  $V_{Th}$ , small changes in  $V_{Th}$  cause larger changes in  $\tau$ , and it is dominant over  $\mu$ .



Figure 10. MTBF model vs. simulated results

In addition to showing good match of measurements, simulations and model results on 65nm LP process, the model was tested against  $\tau$ ,  $T_W$  simulations for 180nm and 90nm technology nodes. All the results present higher than 0.99 values for R-square and adjusted R-square fit for  $\tau$  to (8), and higher than 0.85 fit for  $T_W$  to (9) as shown in Table IV.

Figure 11(b) presents  $\tau$  supply voltage sensitivity  $\left(\left(\frac{1}{\tau dv_{DD}}\right)\right)$  for different temperatures. For high temperatures,  $V_{Th}$  decreases and the influence of  $V_{DD}$  on  $\tau$  is smaller. For lower temperatures  $V_{Th}$  is larger and when  $V_{DD}$  is decreased  $\tau$  increases by larger margins. In both cases,  $\tau$  sensitivity to  $V_{DD}$  and T, the dependence is negative, meaning, that an increase in  $V_{DD}$  or T will induce a decrease in  $\tau$ . Such analysis is useful, for instance, to specifying the stability of power supplies and power distribution networks on chip. When the amount of noise in the power supply is known, the effect induces a change in  $\tau$  and a possible decrease in system metastability reliability. This is more significant when IR drops are present, reducing the effective supply voltage seen by the synchronizer circuit and hence increasing  $\tau$ , which according to (12) reduces *MTBF*.

Analogously Figure 12(a) shows temperature sensitivity  $\left(\frac{1}{T_W}\frac{dT_W}{dT}\right)$  of  $T_W$  for different supply voltages. Sensitivity increases for lower supply voltages. In Figure 12(b) supply voltage sensitivity  $\left(\frac{1}{T_W}\frac{dT_W}{dV_{DD}}\right)$  of  $T_W$  is shown. For nominal and high temperatures the sensitivity is almost constant and around 0.2%/V. For lower temperatures the sensitivity increases but still remains lower than 1%/V. Consequently  $T_W$  is less sensitive to supply voltage variations than to temperature variations.







TABLE IV NON-LINEAR LEAST SQUARE FIT RESULTS FOR DIFFERENT TECHNOLOGY NODES

| PROCESS<br>NODE                        | 1          | <del>.</del>          | $T_W$      |                       |  |
|----------------------------------------|------------|-----------------------|------------|-----------------------|--|
|                                        | R- SQUARED | Adjusted<br>R-squared | R- SQUARED | ADJUSTED<br>R-squared |  |
| 180nm <sup>a</sup>                     | 0.999      | 0.998                 | 0.8113     | 0.8091                |  |
| 90nm <sup>b</sup><br>65nm <sup>a</sup> | 0.9991     | 0.998                 | 0.832      | 0.8319                |  |
|                                        | 0.9996     | 0.9993                | 0.8455     | 0.8442                |  |

<sup>a</sup>Low power (LP), <sup>b</sup>General purpose (GP)

## C. TCM and VCM results

Figure 13 shows *TCM* curves versus temperature for  $V_{DD}$  = 1.1V. The graph shows the different components of TCM as in (11). The resolution time (S), which is determined by the frequency of the receiving domain and the number of FFs in the synchronizer, is assumed ten times  $\tau$  in Figure 13. The trend of TCM is mainly affected by the  $\tau$  sensitivity and is slightly reduced by the  $T_W$  sensitivity. For instance, when the circuit is operated at room temperature (27°C), an increase of one degree in temperature generates a reduction of 1.4% in  $\tau$ , an increase

of almost 1.8% in  $T_W$ , and an overall 6% increase in MTBF (assuming  $S = 10\tau$ ).



The absolute percentage change in MTBF is determined by the  $(T, V_{DD})$  operating point, and by S, the amount of resolution time. Figure 14 shows TCM versus normalized resolution time for three different corners: Low supply voltage, low temperature corner (LL), nominal voltage, nominal temperature (NN) and high voltage, high temperature (HH). In all cases, TCM increases as resolution time increases, following the linear equation described in (11). When the system is operated near the LL corner, small S changes generate higher percentage MTBF fluctuations.

It should be noted, that the corner case LL corresponds to a low voltage, *low* temperature case as opposed to delay corners when the slowest circuits appear for low voltage and *high* temperature. In a similar way, the HH case correspond to a high voltage, *high* temperature, while for delay, it is obtained for high voltage and *low* temperature.

Analogous plots for VCM are shown in Figure 15 and Figure 16.



Figure 14 TCM vs. resolution time for different  $(T, V_{DD})$  corners.



Figure 15. VCM vs. temperature ( $T = 40^{\circ}$ C)



Figure 16. VCM vs. resolution time for different  $(T, V_{DD})$  corners.

## V. MODEL IMPLICATIONS

In this section we study the effect of using different bounds for  $T_W$  and their impact on the *MTBF*. We also analyze the effects of using those bounds from the perspective of the *VLSI* designer who is to calculate the number of flip-flops to use in a synchronizer. We finish by presenting useful guidelines to the designer to account for corner  $(T, V_{DD})$  conditions.

# A. $T_W$ Bounds

So far, we have developed a model for *MTBF* based on models for  $\tau$  and  $T_W$ . The  $\tau$  model was shown to predict simulation and measurement values with minimal error, while  $T_W$  model demonstrates a higher error due to the noisy nature of measurements and simulations that were used to fit into the model. In this section we analyze the effect that the  $T_W$  model has on *MTBF* and the number of flip-flops to use in a synchronizer. We study different bounds that compromise accuracy for simplicity.

We compare simulated *MTBF* values, model calculated values (10), and two bounds named  $T_{Wmax}$  and  $T_{WTc}$ .  $T_{Wmax}$  is the maximum  $T_W$  over all  $(T, V_{DD})$  combinations, and  $T_{WTc}$  is the clock period, as clearly  $T_W \leq 1/f_c = T_c$ .

Figure 17 shows MTBF results of simulations, model,  $T_{Wmax}$  and  $T_{WTc}$  bounds for a system with  $f_d = 100MHZ$ ,  $f_c =$ 300MHZ and a resolution time of one clock cycle, meaning a two flip-flop synchronizer. We note that the simulated and model results are correlated with a maximum difference of less than 30%, much less than an order of magnitude for the entire range of supply voltage studied.  $T_{Wmax}$  represents a lower bound with a maximum difference of one order of magnitude relative to simulated MTBF values. The  $T_{WTC}$  bound provides a less tight lower bound with difference of almost three orders of magnitude below model predictions. The MTBF difference for each of the bounds can be translated to the number of flip-flops to use in a synchronizer to obtain a target MTBF of 25 years. Figure 18 shows the number of flip-flop stages to use when  $f_d = 100MHZ$ ,  $f_c = 300MHZ$  and  $T=27^{\circ}C$ . For the nominal supply voltage (1.1V), model and simulations indicate that a two flip-flop synchronizer should be used. However, the  $T_{WTC}$ bound indicates a three flip-flop synchronizer incurring an extra delay of one clock cycle. The difference of the number of stages calculated using the different bounds represents the overprovisioning of each bound. It is clearly noted that the minimum overprovisioning is obtained by the developed model, which for lower supply voltages almost overlaps simulations.

Figure 19 shows results of *MTBF* versus temperature for the same system as above. The model derived is still closely related to simulations with differences of less than 30% over the studied temperature range, while the bounds present much larger deviations from both simulations and model of one and three orders of magnitude, respectively. It is worth noting that both bounds present higher differences for lower temperatures and supply voltages, which as noted above are the worst cases with respect to metastability resolution.



Figure 17. *MTBF* vs. supply voltage for  $f_d = 100MHZ$ ,  $f_c = 300MHZ$ , using simulations, model and bounds for  $T_W$ .



Figure 18. Number of stages in synchronizer vs. supply voltage, using different  $T_W$  bounds.



**Figure 19.** MTBF vs. temperature for a  $f_d = 100MHZ$ ,  $f_c = 300MHZ$ , using different  $T_W$  bounds.

## B. Synchronizer design considerations

In this section, we study the model implications from the perspective of the VLSI designer who needs to determine the number of stages to use in a synchronizer, based on the system parameters, the sender and receiver frequencies  $(f_d, f_c)$ , the technology node and flip-flop libraries which determine  $\tau$  and  $T_W$ , and the reliability of the intended system, as measured by MTBF. The usual approach to this task is to estimate the amount of resolution time needed in order to obtain a certain MTBF using (1), followed by the calculation of the number of flip-flop stages to achieve that resolution time. Usually a spare number is always added to account for variations. This spare number can be added to the target MTBF or to the calculated number of stages, but is usually determined by rules of thumb, rather than by quantitative calculations, possibly yielding loose bounds with significant performance loss or underestimations resulting in metastability errors. In this section we identify design guidelines that provide tighter bounds to MTBF and hence alleviate the need of un-necessary flip-flop stages.

To understand the implications of the measurements and model results, we consider synchronization scenarios and calculate the number of stages to be used to achieve a desired reliability. This calculation is based on the model (10), the desired *MTBF* and the assumption that each additional stage adds a clock period to the settling time *S* in (1), as proposed in [33]. Model parameters are obtained from previous measurements of a 65nm LP process and standard digital library flip-flops (Table II, Table III). It is also assumed that both master and slave latches in the prospective flip-flops have the same  $\tau$  and  $T_W$ , a usually optimistic assumption [28], but is assumed here for the ease of calculation. We also omit the setup and propagation delay of each flip-flop.

The first guideline is the need to account for the worst case scenario. As was stated in the previous section (Figure 14, Figure 16) the worst synchronization scenario occurs at the low temperature, low supply voltage corner. Figure 20 shows the number of flip-flop stages needed in a synchronizer in order to achieve an *MTBF* of 25 years, for a system with  $f_d = 100MHZ$ ,  $f_c = 300MHZ$ . The number of flip-flops increases drastically for the worst case corner, incurring a very high latency. It is possible to assume that when a circuit is in functional operation, the self-heat generated raises the junction temperature of internal nodes in the circuits above 0°C; thus, the black line in Figure 20 indicates a 0-degree junction temperature limit, below which actual practical operation is unlikely to be encountered. Even when this 0-degree junction temperature limit is considered, the number of flip-flops in nominal operation mode is very different than in the worst case.

A typical error is to omit the worst  $(T, V_{DD})$  corner analysis, and substitute it by an increased *MTBF* target to account for  $T, V_{DD}$  variations. In other words, calculate the number of stages for the nominal  $(T, V_{DD})$  corner using an increased *MTBF* target value (i.e. doubled *MTBF*) to account for the  $(T, V_{DD})$ variations.



Figure 20. Number of flip-flops in synchronizer for  $F_c = 300 \text{ MHz}$  and  $F_D = 100 \text{ MHz}$ .

The number of stages  $(N_S)$  for a given synchronization is given by (1):

$$N_{S} = \left[\frac{\tau \cdot ln(MTBF \cdot f_{c} \cdot f_{d} \cdot T_{W})}{T_{c}}\right] + 1$$
(13)

The main difference between the nominal  $(T, V_{DD})$  case and the worst case is reflected by different  $\tau$  and  $T_W$  as shown in Figure 5 and Figure 8. Since  $\tau$  dominates (Figure 13 and Figure 15), it is the dominant factor in the worst case, where the number of stages is given by:

$$N_S^{wc(T,V_{DD})} \cong N_S^{nom}(\frac{\Delta\tau}{\tau} + 1)$$
(14)

Where  $\Delta \tau$  is the increase in  $\tau$  for the worst case corner. In the 65nm example,  $\frac{\Delta \tau}{\tau} \approx 3$  for the worst case and  $N_S^{wc(T,V_{DD})} \approx 4N_S^{nom}$ . Then if for the nominal  $(T, V_{DD})$  corner, only two synchronization stages are needed to obtain a desired *MTBF*, in the worst case scenario, the number of flip-flops increases to around 8.

On the other hand, the number of stages needed when an *MTBF* spare ( $\Delta MTBF$ ) is taken, is given approximately by:

$$N_{S}^{MTBF+\Delta MTBF} \cong N_{S}^{MTBF} + \left[\frac{\tau}{T_{c}}\frac{\Delta MTBF}{MTBF}\right]$$
(15)

Typically a spare of 50-100% is taken, giving values of  $\frac{\Delta MTBF}{MTBF} \approx 1$ . Since  $\tau < T_C$ , this implies that either  $N_S^{MTBF+\Delta MTBF} \cong N_S^{MTBF}$  or  $N_S^{MTBF+\Delta MTBF} \cong N_S^{MTBF} + 1$ . This means that doubling the *MTBF* target adds only one stage to the synchronizer at most. Contrast this result with the need to multiply the number of stages by 4, discussed above.

Designing for worst case, as suggested in this section, may result in extremely high latency, which may be prohibitive in some applications. As is evident from the previous examples, synchronization parameters are functions of supply voltage and temperature. These parameters tend to change dynamically during functional operation. Since a large number of flip-flops is needed only in corner cases, it is possible to dynamically adapt the number of synchronization stages based on  $\tau$ measurements (as presented, for instance, in [4]). With such an adaptation, a tradeoff between latency and reliability can be achieved for typical scenarios without compromising reliability in corner cases.

## VI. CONCLUSIONS

We presented a model that is able to predict *MTBF* for different levels of supply voltage and temperature. The model is based on a semi-empirical model developed for the resolution time constant  $\tau$  and on an empirical model for the metastability window  $T_W$ . The  $\tau$  model was shown to be highly accurate with respect to measurements and simulations, with errors below 2%. The model is based on five semi-empirical parameters (  $A, \alpha, \alpha_{VThE}, \alpha_{\mu}, V_{ThE}$ ) which are obtained from curve fitting to simulated or measured data. The  $T_W$  model is based on six empirical parameters ( $a_{1,1}, a_{2,2}, \tilde{a}_{1,2}, b_1, b_2, c$ ), which are obtained by a non-linear least-square regression to simulated or measured values.

Models for  $\tau$ ,  $T_W$  and MTBF were shown to provide accurate prediction of values relieving the need for simulations or measurements for different  $(T, V_{DD})$  corners.

The concepts of *TCM* and *VCM* were introduced, which are useful to understand the sensitivity of *MTBF* with respect to  $\tau$  and  $T_W$ . Both *VCM* and *TCM* were studied. *MTBF* sensitivity was shown to present worst case scenarios under low temperature and low supply voltage conditions, where the sensitivities to variations peaked.

Bounds for  $T_W$  were studied and their influence on *MTBF* was evaluated. Both  $T_{Wmax}$  and  $T_{WTc}$  bounds were shown to provide less tight lower bounds on *MTBF*. Moreover, we showed that using the bounds to calculate the number of stages of a synchronizer may result in unnecessary large margins in the number of flip-flops to use compared to model calculations. The model presented was shown to predict the number of flip-flops in good correlation with simulations.

Based on the derived model, we proposed synchronizer

design guidelines to account for temperature and supply voltage variations.

#### ACKNOWLEDGMENT

The work of Salomon Beer was supported in part by HPI institute for scalable computing. The authors would like to thank J. Cox, T. Chaney and D. Zar for their contribution in metastability simulations and discussions.

#### REFERENCES

- L. Kleeman and A. Cantoni, "Metastable behavior in Digital Systems", IEEE Design & Test of Computers, vol. 4, no. 6, pp. 4-19, 1987.
- [2] R. Ginosar, "Metastability and Synchronizers: A Tutorial," IEEE D&T, vol. 28, no. 5, pp.23-35, 2011.
- [3] C. Dike and E. Burton, "Miller and noise effects in a synchronizing flipflop," IEEE J. Solid-State Circuits, vol. 34, no. 6, pp. 849–855, Jun. 1999.
- [4] S. Beer, R. Ginosar, J. Cox, T. Chaney, D. Zar, "Metastability challenges for 65nm and beyond; simulation and measurements," Design, Automation & Test in Europe Conference & Exhibition (DATE), pp.1297,1302, 2013
- [5] J. Zhou, D. J. Kinniment, G. Russell, and A. Yakovlev, "On-Chip Measurement of Deep Metastability in Synchronizers", IEEE J. Solid-State Circuits, vol. 43, no. 2, pp. 550-557, 2008.
- [6] J.Zhou, D.Kinniment, G.Russell, and A. Yakovlev, "Adapting synchronizers to the effects of on chip variability," Proc. IEEE International Symposium on Asynchronous Circuits and Systems (ASYNC), 2008.
- [7] M.S. Baghini, M.P Desai, "Impact of technology scaling on metastability performance of CMOS synchronizing latches", Proceedings of ASP-DAC/VLSI Design, pp. 317-22, 2002.
- [8] S. Beer, R. Ginosar, M. Priel, R. Dobkin, A. Kolodny, "The Devolution of synchronizers", Proc. IEEE International Symposium on Asynchronous Circuits and Systems (ASYNC), 2010.
- [9] D. Chen, D. Singh *et al.*, "A comprehensive approach to modeling, characterizing and optimizing for metastability in FPGAs," Proc. Of FPGA, 2010.
- [10] S. Beer, R. Ginosar, M. Priel, R. Dobkin, A. Kolodny, "An on-chip metastability measurement circuit to characterize synchronization behavior in 65nm," Proc. of ISCAS, pp. 2593-2596, 2011.
- [11] T.J. Chaney and C.E. Molnar, "Anomalous behavior of synchronizer and arbiter circuits," IEEE Transactions on Computers, vol. 22, pp. 421-422, 1973.
- [12] T.J. Chaney, "Measured Flip-Flop Responses t oMarginal Triggering," IEEE Trans on Computers, vol. 32, no. 12, pp. 1207-1209, Dec. 1983
- [13] D.J. Kinniment, A. Bystrov and A.V. Yakovlev, "Synchronization circuit performance," IEEE J. Solid-State Circuits, vol. 37, no. 2, pp.202-209, 2002.
- [14] S. T. Flanagan, "Synchronization reliability in CMOS technology," IEEE J. Solid-State Circuits, vol. 20, no. 4, pp. 880-882, Aug. 1985
- [15] T. Kacprzak and A. Albicki, "Analysis of metastable operaiton in RS CMOS flip-flops," IEEE J. Solid-State Circuits, vol. 22, pp. 57–64, Feb. 1987.
- [16] T. C. Tang, "Experimental studies of metastability behaviors of submicron CMOS ASIC flip flops," Proc.. IEEE ASIC, pp. 7-4.1–7-4.4, 1991.
- [17] C.L. Portmann and T.H.Y. Meng, "Metastability in CMOS Library Elements in Reduced Supply and Technology Scaled Application," IEEE J. Solid-State Circuits, vol. 30, no. 1, 1995.
- [18] Y. Semiat and R. Ginosar, "Timing Measurements of Synchronization Circuits," Proc. IEEE International Symposium on Asynchronous Circuits and Systems (ASYNC), pp. 68, 2003.
- [19] J. Kalisz and Z. Jachna, "Dual-Edge Late-Transition Detector for Testing the Metastability Effect in Flip-Flops," Proc. 16th International Conference on Microelectronics ICM'2004, Tunis, pp. 780-782, December, 2004
- [20] J. Kalisz and Z. Jachna, "Metastability tests of flip-flops in programmable digital circuits", Microelectronics Journal, vol. 37, no. 2, pp. 174-180, 2006.

- [21] J. Zhou, D. Kinniment, G. Russell, and A. Yakovlev, "A Robust Synchronizer," Proc. Emerging VLSI Tech. and Arch. (ISVLSI), pp. 442-443, 2006
- [22] D. Kinniment, C. Dikes, K. Heron, G. Russell, and A. Yakovlev, "Measuring deep metastability and its effect on synchronizer performance," IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 15, no. 9, pp. 1028–1039, Sep. 2007.
- [23] A. Cantoni, J. Walker and T.D. Tomlin, "Characterization of a Flip-Flop Metastability Measurement Method", IEEE Transactions on Circuits and Systems, vol. 54, no. 5, pp. 1032-1040, 2007
- [24] D. Li, P. Chuang and M. Sachdev, Comparative Analysis and Study of Metastability on High-Performance Flip-Flops, IEEE International Symposium on Quality Electronic Design (ISQED), pp. 853-860, 2010.
- [25] J. Zhou, M. Ashouei, D. Kinniment, J. Huisken, and G. Russell, "Extending synchronization from super-threshold to sub-threshold region," Proc. IEEE International Symposium on Asynchronous Circuits and Systems (ASYNC), pp. 85–93, May 2010.
- [26] B. Rogina, P. Škoda, K. Skala, I. Michieli, M. Vlah and S. Marijan, "Metastability testing at FPGA circuit design using propagation time characterization," Design & Test Symposium (EWDTS), vol. 80 no. 85, pp. 17-20, Sept. 2010.
- [27] D. Rennie, D. Li, M. Sachdev, B. Bhuva, S. Jagannathan, W. ShiJie and R. Wong, "Performance, metastability and soft-error robustness tradeoffs for flip-flops in 40nm CMOS," IEEE Custom Integrated Circuits Conference (CICC), pp.1-4, 2011.
- [28] S. Beer, J. Cox, T. Chaney, D. Zar, "MTBF Bounds for Multistage Synchronizers," Proc. IEEE International Symposium on Asynchronous Circuits and Systems (ASYNC), vol. 19, no. 22, pp.158-165, May 2013
- [29] K. Kanda, K. Nose, H. Kawaguchi, and T. Sakurai, "Design Impact of Positive Temperature Dependence on Drain Current in Sub-1-V CMOS VLSIs", IEEE J. Solid-State Circuits, vol. 36, no. 10, October 2001.
- [30] I. M. Filanovsky and A. Allam, "Mutual compensation of mobility and threshold voltage temperature effects with applications in CMOS circuits," IEEE Trans. Circuits and Syst.-I: Fundamental Theory and Applications, vol. 48, no. 7, pp. 876–884, Jul. 2001.
- [31] A. Bellaouar, A. Fridi, M. I. Elmasry, and K. Itoh, "Supply voltage scaling for temperature-insensitive CMOS circuit operation," IEEE Trans. Circuits Syst., vol. 45, pp. 415–417, Mar. 1998.
- [32] Y. Tsividis (1999). Operational Modeling of the MOS Transistor (Second Edition ed.). New York: McGraw-Hill. p. 268; Fig. 6.11. ISBN 0-07-065523-5.
- [33] D. Kinniment, Synchronization and Arbitration in Digital Systems, Wiley 2007.
- [34] S. Yang and M. Greenstreet, "Computing synchronizer failure probabilities," Proc. of DATE, 2007.
- [35] MetaACE, a Blendics metastability analysis product. See: http://blendics.com/index.php/blendics-products/
- [36] S. Nassif, K. Bernstein, D. Frank, A. Gattiker, W. Haensch, B. Ji, E. Nowak, D. Pearson and N.J Rohrer, "High Performance CMOS Variability in the 65nm Regime and Beyond," Electron Devices Meeting, IEEE International, vol. 10, no. 12, pp. 569,571, Dec. 2007.
- [37] B Bevington, P. R. Data Reduction and Error Analysis for the Physical Sciences. New York: McGraw-Hill, 1969.
- [38] J.E. Dennis, M. El-Alem, K. Williamson, "A trust-region approach to nonlinear systems of equalities and inequalities", SIAM J. Optim., vol. 9, pp.291-315, May 2010.
- [39] Anscombe, F. J., "Graphs in Statistical Analysis". American Statistician JSTOR 2682899, vol. 27, no.1, pp. 17–21, 1973.
- [40] D. Wolpert and P. Ampadu, "A Sensor to Detect Normal or Reverse Temperature Dependence in Nanoscale CMOS Circuits," IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems, DFT '09, vol. 7, no. 9, pp. 193,201, Oct. 2009.